SOURCE: Lattice Semiconductor Corporation

Lattice Semiconductor Corporation

June 06, 2012 03:01 ET

Lattice Ships First Samples of Low Cost, Low Power LatticeECP4 FPGAs

6G SERDES, Hardened Communication Blocks and Double Data Rate DSP Blocks Among Innovations for Cost- and Power-Sensitive Applications in Wireless, Wireline and Video Markets

HILLSBORO, OR--(Marketwire - Jun 6, 2012) - Lattice Semiconductor Corporation (NASDAQ: LSCC) today announced that it has begun shipping the highest density member of its next generation LatticeECP4™ FPGA family to select customers. The new LatticeECP4 FPGA family offers the richest portfolio of low cost, low power mid-range devices under 200K LUTs, with high performance innovations such as 6G SERDES in low cost packages, powerful DSP blocks and built-in hard IP-based communication blocks. The highest density device in the family, the LatticeECP4-190, features 183K LUTs, 480 double data rate DSP multipliers (18x18), 5.8 Mbits of memory and twelve 6 Gbps SERDES channels, making it ideally suited for a broad range of cost- and power-sensitive wireless, wireline, video and computing applications. Lattice has released three flip-chip packages for the LatticeECP4-190 (676, 900 and 1152 pins) that are well suited for a wide range of applications.

The LatticeECP4-190 FPGA offers high-speed CPRI and SRIO 2.1 interfaces and double data rate digital signal processing (DSP) blocks for building heterogeneous wireless networks. The LatticeECP4 FPGAs facilitate rapid construction of the latest 3G/4G metro base stations, small cell stations, pico stations, microwave and millimeter-wave backhaul links. The LatticeECP4-190 FPGA also provides wireline access developers with 36 embedded clock and data recovery (CDR) circuits to build high port density switches and routers using innovative low cost, low power FPGAs. The powerful DSP blocks and a growing portfolio of third-party intellectual property cores and reference designs are also enabling video and surveillance camera customers to implement complex algorithms using affordable, mid-range FPGAs.

"With the silicon release of our LatticeECP4-190 devices, our customers can implement even more complex designs for wireless base stations and backhaul, wireline access, video and display applications and still benefit from the device's low power and economy," said Sean Riley, Lattice Corporate Vice President and General Manager, Infrastructure Business Unit. "The next generation LatticeECP4 FPGA family brings premium features to infrastructure customers while maintaining industry-leading low power and low cost."

Lattice Diamond Design Environment Accelerates Development Time
Select customers have early access to Lattice Diamond® 2.0 beta design software and can begin to design and program their new samples immediately. Lattice Diamond design software is the flagship design environment for Lattice FPGA products and provides a complete set of powerful tools, efficient design flows and a user interface that enable designers to more quickly target low power, cost-sensitive FPGA applications. In addition, Lattice Diamond software continues to provide industry-leading features specifically developed for low cost and low power applications. These include a very accurate power calculator, a pin-based simultaneous switching output noise calculator and proven MAP and PAR FPGA implementation algorithms that help ensure low cost and low power design solutions. To learn more about the Lattice Diamond Design Environment, please visit:

About the LatticeECP4 FPGA Family
The LatticeECP4 FPGA family features low cost, low power mid-range devices with numerous high performance innovations. The family offers standards-compliant multi-protocol 6G SERDES in low cost wire-bond and flip-chip packages, DDR1/2/3 memory interfaces with speeds up to 1066 Mbps and powerful, cascadable DSP blocks that are ideal for high performance RF, baseband and image signal processing. The LatticeECP4 is the only FPGA family with high throughput, double data rate DSP blocks and up to 36 embedded clock and data recovery (CDR) circuits. The embedded CDRs can be combined with general purpose I/Os (1.25 Gbps LVDS) to implement a large number of serial Gigabit interfaces. The LatticeECP4 FPGAs also feature embedded memory of up to 5.9 Mbits. Logic density varies from 30K LUTs to 190K LUTs with up to 456 user I/O. The LatticeECP4 FPGA family is ideally suited for deployment in high volume cost- and power-sensitive wireless infrastructure, wireline access equipment, video, imaging and computing applications. For more information about the new LatticeECP4 FPGA family, please visit

Pricing and Availability
The LatticeECP4-190 silicon and Lattice Diamond 2.0 beta software have been released to select customers developing market-leading solutions. Prices for the LatticeECP4-190 device in the 676fcBGA package in 100K unit volumes will start at $60 for delivery in the second half of 2013.

About Lattice Semiconductor
Lattice is a service-driven developer of innovative low cost, low power programmable design solutions. For more information about how our FPGA, CPLD and programmable power management devices help our customers unlock their innovation, visit You can also follow us via Twitter, Facebook, or RSS.

Lattice Semiconductor Corporation, Lattice (& design), L (& design), LatticeECP4, Lattice Diamond and specific product designations are either registered trademarks or trademarks of Lattice Semiconductor Corporation or its subsidiaries in the United States and/or other countries.

GENERAL NOTICE: Other product names used in this publication are for identification purposes only and may be trademarks of their respective holders.

Contact Information

    Brian Kiernan
    Corporate Communications Manager
    Lattice Semiconductor Corporation
    503-268-8739 voice
    503-268-8688 fax